In:
physica status solidi (a), Wiley, Vol. 215, No. 10 ( 2018-05)
Abstract:
In this work, characterizations are conducted to investigate the threshold voltage ( V TH ) stability of the normally‐off GaN metal–insulator–semiconductor (MIS‐) field‐effect transistor (FET) with fully recessed gate structure and highly reliable low‐pressure chemical vapor deposition SiN x gate dielectric. We conducted bias‐temperature instability (BTI) tests under both positive and negative gate bias. We demonstrated the highly stable V TH of the high‐performance MIS‐FETs with small BTI, which benefits from the effective interfacial protection layer. More specifically, combining the BTI tests and drain current 1/ f noise analysis, we present extensive investigation of the physical origins of BTI. According to the experimental evidence and analysis, we ascribe the V TH instability to the trapping/detrapping of the pre‐existing trap states located at the SiN x /GaN interface and/or in the gate dielectric.
Type of Medium:
Online Resource
ISSN:
1862-6300
,
1862-6319
DOI:
10.1002/pssa.v215.10
DOI:
10.1002/pssa.201700641
Language:
English
Publisher:
Wiley
Publication Date:
2018
detail.hit.zdb_id:
1481091-8
detail.hit.zdb_id:
208850-2
Permalink